Articles Tagged with ''FEC''

200+ Gbps Ethernet Forward Error Correction (FEC) Analysis Cover 9-3-24.jpg

200+ Gbps Ethernet Forward Error Correction (FEC) Analysis

DesignCon 2024 Best Paper Award Winner

In order to study what is needed and what has been adopted for the next Ethernet speed node of 200 Gbps per lane, this DesignCon 2024 paper, a recipient of the Best Paper Award, investigates different FEC schemes such as end-end, concatenated, and segmented FECs, examining how these different FEC schemes affect signal integrity and performance in different end applications. 


Read More
IEEE 200 Gbps 1-23-24.png

IEEE802.3dj Work on 200 Gbps per Lane and How Different FEC Options Affect SI

In this article, Cathy Liu discusses how channel error models and FEC performance analysis have been updated according to industry changes, as well as how different Ethernet coding schemes have been studied and simulated for 800GE and 1.6GE systems with 200 Gbps per lane. Liu investigates concatenated FEC with soft-decision decoding for inner code to protect 200 Gbps optical link and the effect of different FEC options on system SI.



Read More
Figure 2 Barrie et al.jpg

Statistical BER Analysis of Concatenated FEC in Multi-Part Links

DesignCon 2023 Best Paper Award Winner

This paper proposes a model that can serve as a tool for evaluating FEC choices in 200+ Gb/s applications. It allows the comparison of the effect of different inner/outer codes and inner-FEC interleaving schemes on post-FEC BER. It can also be used as a tool for system-level transceiver design, allowing designers to see the impact of design choices on the post-FEC BER efficiently.


Read More